### XDense: A Dense Grid Sensor Network for Distributed Feature Extraction **CISTER** - Research Center in **Real-Time & Embedded Computing Systems** # Building XDense João Loureiro, Raghuraman Rangarajan, Eduardo Tovar #### Motivation Development of a sensor network architecture tailored for high sampling rate applications and high density of sensor node deployments #### Application example: Active Flow Control (AFC) Hot wire shear stress sensor from FCAAP[2] WICAS [1] - Scales of 100 µm for the sensor size and its interspaceing; - Sampling rates of 100 kHz or more - Large number of sensors required for capturing the phenomena. # Objectives and System Architecture #### **Objectives** - Investigate architectural and communication issues for a largescale dense sensor network, addressing issues like network topology, medium access control, routing and in-network data processing. - Design of distributed processing strategies for detecting events with low latency which is essential to meet the requirements of RT control systems. - Mesh grid sensor network: Local data exchange and processing enables complex feature detection, and reporting of pre-processed data; - The growth of the network does not impact significantly on the overall latency. Can scale up to any size, limited only by the minimum of one sink on each node's address space #### 3 state principle of operation: #### 1<sup>st</sup> Network Discovery Each node discovers its neighborhors and the closest path to the sink(s) #### 2<sup>nd</sup> Event Monitoring Communicate sensed values with their n-hops. (Ex: in figure n = 2 #### 3<sup>rd</sup> Event Announcement Data is sent to the sink by the nodes who detected any feature. #### **Simulation Results** A network of 101x101 nodes and one sink is superimposed in a fluid dynamic scenario. A planar free air jet from a CFD is utilized as the input of our sensor nodes. We peform: {joflo, raghu, emt}@isep.ipp.pt # **Compressed data extraction** **Envelope extraction** Takes 20% of the total time required to read all the nodes Takes 8% of the total time required to read all the nodes #### Implemention with COTS We use Atmel ATSAM4N8A uC (ARM Cortex M4@100MHz) It has 5 UARTS and 23 DMA channels in a 48 pins package Examine the significance and efficacy of this approach by exploring aspects like routing, flow control and distributed data processing and aggregation. ## References [1] Wireless Interconnectivity and Control of Active Systems Website (WICAS), http://www.shef.ac.uk/systemsutc/projects/wicas [2] FCAAP. Florida Center for Advanced Aero-Propulsion RTEMIS/0004/2013, JU grant nr. 621353 (DEWI); FCOMP-01-0124-FEDER-020312 (SMARTSKIN). Co-financed by: CISTER Research Centre/INESC-TEC ISEP, Polytechnic Institute of Porto Rua Dr. Anto Bernardino de Almeida, 431 4200-072 PORTO Portugal tel: +351-228340502 fax: +351-228340509 http://www.cister.isep.ipp.pt cister-info@isep.ipp.pt