Login

Architecture and Optimal Configuration of a Real-Time Multi-Channel Memory Controller
Ref: CISTER-TR-130107       Publication Date: 18 to 22, Mar, 2013

Architecture and Optimal Configuration of a Real-Time Multi-Channel Memory Controller

Ref: CISTER-TR-130107       Publication Date: 18 to 22, Mar, 2013

Abstract:
Optimal utilization of a multi-channel memory, such as Wide IO DRAM, as shared memory in multi-processor platforms depends on the mapping of memory clients to the memory channels, the granularity at which the memory requests are interleaved in each channel, and the bandwidth and memory capacity allocated to each memory client in each channel. Firm real-time applications in such platforms impose strict requirements on shared memory bandwidth and latency, which must be guaranteed at design-time to reduce verification effort. However, there is currently no real-time memory controller for multi-channel memories, and there is no methodology to optimally configure multi-channel memories in real-time systems.
This paper has four key contributions: (1) A real-time multi-channel memory controller architecture with a new programmable Multi-Channel Interleaver unit. (2) A novel method for logical-to-physical address translation that enables interleaving memory requests across multiple memory channels at different granularities. (3) An optimal algorithm based on an Integer Linear Program (ILP) formulation to map memory clients to memory channels considering their communication dependencies, and to configure the memory controller for minimum bandwidth utilization. (4) We experimentally evaluate the run-time of the algorithm and show that an optimal solution can be found within 15 minutes for realistically sized problems. We also demonstrate configuring a multi-channel Wide IO DRAM in a High-Definition (HD) video and graphics processing system to emphasize the effectiveness of our approach.

Authors:
Manil Dev Gomony
,
Benny Ã…kesson
,
Kees Goossens


Design, Automation & Test in Europe Conference & Exhibition (DATE 2013), EDA Consortium San Jose, pp 1307-1312.
Grenoble, France.



Record Date: 15, Jan, 2013